Full Text:   <3571>

CLC number: TN402

On-line Access: 

Received: 2003-03-18

Revision Accepted: 2003-06-12

Crosschecked: 0000-00-00

Cited: 1

Clicked: 9787

Citations:  Bibtex RefMan EndNote GB/T7714

-   Go to

Article info.
Open peer comments

Journal of Zhejiang University SCIENCE A 2004 Vol.5 No.9 P.1102-1105

http://doi.org/10.1631/jzus.2004.1102


A front-end automation tool supporting design, verification and reuse of SOC


Author(s):  YAN Xiao-lang, YU Long-li, WANG Jie-bing

Affiliation(s):  Institute of VLSI Design, Zhejiang University, Hangzhou 310027, China; more

Corresponding email(s):   longli_yu@saianmicro.com, jiebing_wang@saianmicro.com

Key Words:  System-On-Chip, Verilog, HDL, Verification, Reuse


Share this article to: More

YAN Xiao-lang, YU Long-li, WANG Jie-bing. A front-end automation tool supporting design, verification and reuse of SOC[J]. Journal of Zhejiang University Science A, 2004, 5(9): 1102-1105.

@article{title="A front-end automation tool supporting design, verification and reuse of SOC",
author="YAN Xiao-lang, YU Long-li, WANG Jie-bing",
journal="Journal of Zhejiang University Science A",
volume="5",
number="9",
pages="1102-1105",
year="2004",
publisher="Zhejiang University Press & Springer",
doi="10.1631/jzus.2004.1102"
}

%0 Journal Article
%T A front-end automation tool supporting design, verification and reuse of SOC
%A YAN Xiao-lang
%A YU Long-li
%A WANG Jie-bing
%J Journal of Zhejiang University SCIENCE A
%V 5
%N 9
%P 1102-1105
%@ 1869-1951
%D 2004
%I Zhejiang University Press & Springer
%DOI 10.1631/jzus.2004.1102

TY - JOUR
T1 - A front-end automation tool supporting design, verification and reuse of SOC
A1 - YAN Xiao-lang
A1 - YU Long-li
A1 - WANG Jie-bing
J0 - Journal of Zhejiang University Science A
VL - 5
IS - 9
SP - 1102
EP - 1105
%@ 1869-1951
Y1 - 2004
PB - Zhejiang University Press & Springer
ER -
DOI - 10.1631/jzus.2004.1102


Abstract: 
This paper describes an in-house developed language tool called VPerl used in developing a 250 MHz 32-bit high-performance low power embedded CPU core. The authors showed that use of this tool can compress the verilog code by more than a factor of 5, increase the efficiency of the front-end design, reduce the bug rate significantly. This tool can be used to enhance the reusability of an intellectual property model, and facilitate porting design for different platforms.

Darkslateblue:Affiliate; Royal Blue:Author; Turquoise:Article

Reference

[1] Bening, L., Hornung, B., Pflederer, R., 2001. Hardware Description Language-Embedded Regular Expression Support for Module Iteration and Interconnection. Proc. International Hardware Description Language Conference.

[2] Bening, L., Foster, H., 2001. Principles of Verifiable RTL Design, Second Edition. Kluwer Academics, USA, p. 31-37.

[3] Cummings, C.E., 2001. Verilog-2001 Behavioral and Synthesis Enhancements. HDLCON2001, Rev1.3.

[4] Davis, B., Mudge, T., 1995. A Verilog Preprocessor for Representing Datapath Components. Proceedings of the 4th International Verilog Conference, p.90-98.

[5] IEEE Std 1364, 1995. IEEE Standard Hardware Description Language Based on the Verilog Hardware Description Language.

[6] IEEE Std 1364, 2001. IEEE Standard Hardware Description Language Based on the Verilog Hardware Description Language.

[7] Keating, M., Bricaud, P., 2002. Reuse Methodology Manual, 3rd edition. Kluwer Academics.

Open peer comments: Debate/Discuss/Question/Opinion

<1>

Pratik<protik.seeker@gmail.com>

2010-10-15 04:17:23

yea even I can't download. Would be nice if u can check the link

Thanks

hans ziegler<hazi@eircom.net>

2010-07-29 06:31:26

Thanks

Please provide your name, email address and a comment





Journal of Zhejiang University-SCIENCE, 38 Zheda Road, Hangzhou 310027, China
Tel: +86-571-87952783; E-mail: cjzhang@zju.edu.cn
Copyright © 2000 - 2024 Journal of Zhejiang University-SCIENCE